Part Number Hot Search : 
LM151 MBR4030P 645ETT PCP1104 1N5295 ISL887 SA5777AD MC74LVX
Product Description
Full Text Search
 

To Download ADM705 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 a
FEATURES Guaranteed RESET Valid with VCC = 1 V 190 A Quiescent Current Precision Supply-Voltage Monitor 4.65 V (ADM705/ADM707) 4.40 V (ADM706/ADM708) 200 ms Reset Pulsewidth Debounced TTL/CMOS Manual Reset Input (MR) Independent Watchdog Timer--1.6 sec Timeout (ADM705/ADM706) Active High Reset Output (ADM707/ADM708) Voltage Monitor for Power-Fail or Low Battery Warning Superior Upgrade for MAX705-MAX708 APPLICATIONS Microprocessor Systems Computers Controllers Intelligent Instruments Critical P Monitoring Automotive Systems Critical P Power Monitoring
Low Cost P Supervisory Circuits ADM705/ADM706/ADM707/ADM708
FUNCTIONAL BLOCK DIAGRAMS
WATCHDOG INPUT (WDI) WATCHDOG TRANSITION DETECTOR VCC 250 A MR VCC 4.65V* POWER-FAIL INPUT (PFI) 1.25V RESET GENERATOR RESET WATCHDOG TIMER WATCHDOG OUTPUT (WDO)
RESET AND WATCHDOG TIMEBASE
ADM705/ ADM706
POWER-FAIL OUTPUT (PFO)
*VOLTAGE REFERENCE = 4.65V (ADM705), 4.40V (ADM706)
VCC 250 A MR VCC 4.65V* RESET GENERATOR RESET RESET
GENERAL DESCRIPTION
The ADM705/ADM706/ADM707/ADM708 are low cost P supervisory circuits. They are suitable for monitoring the 5 V power supply/battery and can also monitor microprocessor activity. The ADM705/ADM706 provide the following functions: 1. Power-on reset output during power-up, power-down, and brownout conditions. The RESET output remains operational with VCC as low as 1 V. 2. Independent watchdog timeout, WDO, that goes low if the watchdog input has not been toggled within 1.6 seconds. 3. A 1.25 V threshold detector for power-fail warning, low battery detection, or to monitor a power supply other than 5 V. 4. An active low debounced manual reset input (MR). The ADM707/ADM708 differ in that: 1. A watchdog timer function is not available. 2. An active high reset output in addition to the active low output is available.
POWER-FAIL INPUT (PFI) 1.25V
ADM707/ ADM708
POWER-FAIL OUTPUT (PFO)
*VOLTAGE REFERENCE = 4.65V (ADM707), 4.40V (ADM708)
Two supply-voltage monitor levels are available. The ADM705/ ADM707 generate a reset when the supply voltage falls below 4.65 V, while the ADM706/ADM708 require that the supply fall below 4.40 V before a reset is issued. All parts are available in 8-lead DIP and SOIC packages.
REV. C
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 (c) Analog Devices, Inc., 2002
ADM705-ADM708-SPECIFICATIONS (V
Parameter VCC Operating Voltage Range Supply Current Reset Threshold Reset Threshold Hysteresis Reset Pulsewidth RESET Output Voltage Min 1.0 190 4.5 4.25 160 VCC - 1.5 4.65 4.40 40 200 Typ Max 5.5 250 4.75 4.50 280 0.4 0.3 0.3 RESET Output Voltage Watchdog Timeout Period (tWD) WDI Pulsewidth (tWP) WDI Input Threshold Logic Low Logic High WDI Input Current WDO Output Voltage MR Pull-Up Current MR Pulsewidth MR Input Threshold MR to Reset Output Delay PFI Input Threshold PFI Input Current PFO Output Voltage
Specifications subject to change without notice.
CC
= 4.75 V to 5.5 V, TA = TMIN to TMAX, unless otherwise noted.)
Unit V A V V mV ms V V V V V V sec ns V V A A V V A ns V V ns V nA V V ADM705, ADM707 ADM706, ADM708 ISOURCE = 800 A ISINK = 3.2 mA VCC = 1 V, ISINK = 50 A VCC = 1.2 V, ISINK = 100 A ADM707, ADM708, ISOURCE = 800 A ADM707, ADM708, ISINK = 1.2 mA VIL = 0.4 V, VIH = VCC x 0.8 Test Conditions/Comments
VCC - 1.5 0.4 1.00 50 1.60 2.25
0.8 3.5 -150 VCC - 1.5 100 150 2.0 250 1.2 -25 VCC - 1.5 1.25 +0.01 1.3 +25 0.4 50 -50 150
0.4 250 600 0.8
WDI = VCC WDI = 0 V ISOURCE = 800 A ISINK = 1.2 mA MR = 0 V
ISOURCE = 800 A ISINK = 3.2 mA
ABSOLUTE MAXIMUM RATINGS*
(TA = 25C, unless otherwise noted.)
ORDERING GUIDE
VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +6 V All Other Inputs . . . . . . . . . . . . . . . . . . -0.3 V to VCC + 0.3 V Input Current VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 mA GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 mA Digital Output Current . . . . . . . . . . . . . . . . . . . . . . . . . 20 mA Power Dissipation, N-8 DIP . . . . . . . . . . . . . . . . . . . 727 mW JA Thermal Impedance . . . . . . . . . . . . . . . . . . . . . 135C/W Power Dissipation, SO-8 SOIC . . . . . . . . . . . . . . . . . 470 mW JA Thermal Impedance . . . . . . . . . . . . . . . . . . . . . 110C/W Operating Temperature Range Industrial (A Version) . . . . . . . . . . . . . . . . -40C to +85C Lead Temperature (Soldering, 10 sec) . . . . . . . . . . . . . 300C Vapor Phase (60 sec) . . . . . . . . . . . . . . . . . . . . . . . . . 215C Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 220C Storage Temperature Range . . . . . . . . . . . . -65C to +150C ESD Rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . >5 kV
*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods of time may affect device reliability.
Model ADM705AN ADM705AR ADM706AN ADM706AR ADM707AN ADM707AR ADM708AN ADM708AR
Temperature Range -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C
Package Option N-8 SO-8 N-8 SO-8 N-8 SO-8 N-8 SO-8
-2-
REV. C
ADM705-ADM708
PIN FUNCTION DESCRIPTIONS
Pin Number ADM705 ADM706 DIP, SOIC 1 ADM707 ADM708 DIP, SPOC 1
Mnemonic MR
Function Manual Reset Input. When taken below 0.8 V, a RESET is generated. MR can be driven from TTL, CMOS logic, or from a manual reset switch as it is internally debounced. An internal 250 A pull-up current holds the input high when floating. 5 V Power Supply Input 0 V. Ground reference for all signals Power-Fail Input. PFI is the noninverting input to the power-fail comparator. When PFI is less than 1.25 V, PFO goes low. If unused, PFI should be connected to GND or VCC. Power-Fail Output. PFO is the output from the power-fail comparator. It goes low when PFI is less than 1.25 V. Watchdog Input. WDI is a three-level input. If WDI remains either high or low for longer than the watchdog timeout period, the watchdog output WDO goes low. The timer resets with each transition at the WDI input. Either a high-to-low or a low-to-high transition will clear the counter. The internal timer is also cleared whenever reset is asserted. The watchdog timer is disabled when WDI is left floating or connected to a three-state buffer.
VCC GND PFI
2 3 4
2 3 4
PFO WDI
5 6
5 N/A
NC RESET
N/A 7
6 7
No Connect Logic Output. RESET goes low for 200 ms when triggered. It can be triggered either by VCC being below the reset threshold or by a low signal on the manual reset (MR) input. RESET will remain low whenever VCC is below the reset threshold (4.65 V in ADM705, 4.4 V in ADM706). It remains low for 200 ms after VCC goes above the reset threshold or MR goes from low to high. A watchdog timeout will not trigger RESET unless WDO is connected to MR. Logic Output. The Watchdog Output, WDO, goes low if the internal watchdog timer times out as a result of inactivity on the WDI input. It remains low until the watchdog timer is cleared. WDO also goes low during low line conditions. Whenever VCC is below the reset threshold, WDO remains low. As soon as VCC goes above the reset threshold, WDO goes high immediately. Logic Output. RESET is an active high output suitable for systems that use active high RESET logic. It is the inverse of RESET.
PIN CONFIGURATIONS
WDO
8
N/A
RESET
N/A
8
DIP, SOIC
DIP, SOIC
MR 1 VCC 2 GND 3 PFI 4
8 WDO
MR 1 VCC 2 GND 3 PFI 4
8 RESET
ADM705/ ADM706
TOP VIEW (Not to Scale)
7 RESET 6 WDI 5 PFO
ADM707/ ADM708
TOP VIEW (Not to Scale)
7 RESET 6 NC 5 PFO
NC = NO CONNECT
REV. C
-3-
ADM705-ADM708
WATCHDOG INPUT (WDI) WATCHDOG TRANSITION DETECTOR VCC 250 A MR VCC 4.65V* POWER-FAIL INPUT (PFI) 1.25V WATCHDOG TIMER
VCC
WATCHDOG OUTPUT (WDO)
VRT
VRT
tRS
RESET
tRS
RESET AND WATCHDOG TIMEBASE
MR
RESET GENERATOR RESET
MR EXTERNALLY DRIVEN LOW
WDO
ADM705/ ADM706
POWER-FAIL OUTPUT (PFO)
Figure 3. RESET, MR, and WDO Timing
Watchdog Timer (ADM705/ADM706)
*VOLTAGE REFERENCE = 4.65V (ADM705), 4.40V (ADM706)
Figure 1. ADM705/ADM706 Functional Block Diagram
VCC 250 A MR VCC 4.65V* POWER-FAIL INPUT (PFI) 1.25V RESET GENERATOR RESET RESET
The watchdog timer circuit may be used to monitor the activity of the microprocessor in order to check that it is not stalled in an indefinite loop. An output line on the processor is used to toggle the Watchdog Input (WDI) line. If this line is not toggled within the timeout period (1.6 sec), the watchdog output (WDO) goes low. The WDO output may be connected to a nonmaskable interrupt (NMI) on the processor; therefore, if the watchdog timer times out, an interrupt is generated. The interrupt service routine should then be used to rectify the problem. If a RESET signal is required when a timeout occurs, the WDO output should be connected to the manual reset input (MR). The watchdog timer is cleared by either a high-to-low or by a low-to-high transition on WDI. It is also cleared by RESET going low; therefore, the watchdog timeout period begins after RESET goes high. When VCC falls below the reset threshold, WDO is forced low whether or not the watchdog timer has timed out. Normally, this would generate an interrupt, but it is overridden by RESET going low. The watchdog monitor can be deactivated by floating the Watchdog Input (WDI). The WDO output can now be used as a low line output since it will only go low when VCC falls below the reset threshold.
tWP
WDI
ADM707/ ADM708
POWER-FAIL OUTPUT (PFO)
*VOLTAGE REFERENCE = 4.65V (ADM707), 4.40V (ADM708)
Figure 2. ADM707/ADM708 Functional Block Diagram
CIRCUIT INFORMATION Power-Fail RESET Output
RESET is an active low output that provides a RESET signal to the microprocessor whenever the VCC input is below the reset threshold. An internal timer holds RESET low for 200 ms after the voltage on VCC rises above the threshold. This is intended as a power-on RESET signal for the microprocessor. It allows time for both the power supply and the microprocessor to stabilize after power-up. The RESET output is guaranteed to remain valid (low) with VCC as low as 1 V. This ensures that the microprocessor is held in a stable shutdown condition as the power supply voltage ramps up. In addition to RESET, an active high RESET output is also available on the ADM707/ADM708. This is the complement of RESET and is useful for processors requiring an active high RESET signal.
Manual Reset (ADM707/ADM708)
tWD
tWD
tWD
WDO
RESET
RESET EXTERNALLY TRIGGERED BY MR
tRS
The manual reset input (MR) allows other reset sources, such as a manual reset switch, to generate a processor reset. The input is effectively debounced by the timeout period (200 ms typical). The MR input is TTL/CMOS compatible, so it may also be driven by any logic reset output.
Figure 4. Watchdog Timing
-4-
REV. C
ADM705-ADM708
Power-Fail Comparator
The power-fail comparator is an independent comparator that may be used to monitor the input power supply. The comparator's inverting input is internally connected to a 1.25 V reference voltage. The noninverting input is available at the PFI input. This input may be used to monitor the input power supply via a resistive divider network. When the voltage on the PFI input drops below 1.25 V, the comparator output (PFO) goes low, indicating a power failure. For early warning of power failure, the comparator may be used to monitor the preregulator input simply by choosing an appropriate resistive divider network. The PFO output can be used to interrupt the processor so that a shutdown procedure is implemented before the power is lost.
INPUT POWER R1 1.25V POWER-FAIL PFI INPUT
R2 + R 3 VH = 1.25 1 + R1] R2 x R 3
[
1.25 VCC - 1.25 - VL = 1.25 + R1 R2 RE R1 + R2 VMID = 1.25 R2
Valid RESET Below 1 V VCC
- +
PFO
POWER-FAIL OUTPUT
The ADM70x family of products is guaranteed to provide a valid reset level with VCC as low as 1 V; please refer to the Typical Performance Characteristics. As VCC drops below 1 V, the internal transistor will not have sufficient drive to hold it ON so the voltage on RESET will no longer be held at 0 V. A pull-down resistor as shown in Figure 7 may be connected externally to hold the line low if it is required.
ADM70x
R2
ADM70x
Figure 5. Power-Fail Comparator
Adding Hysteresis to the Power-Fail Comparator
RESET GND R1
For increased noise immunity, hysteresis may be added to the power-fail comparator. Since the comparator circuit is noninverting, hysteresis can be added simply by connecting a resistor between the PFO output and the PFI input as shown in Figure 6. When PFO is low, Resistor R3 sinks current from the summing junction at the PFI pin. When PFO is high, Resistor R3 sources current into the PFI summing junction. This results in differing trip levels for the comparator. Further noise immunity may be achieved by connecting a capacitor between PFI and GND.
7V TO 15V INPUT POWER
R1 1.25V PFI R2
ADM663
Figure 7. RESET Valid Below 1 V
5V
VCC
- +
PFO
TO
P NMI
ADM70x
R3
5V PFO
0V
0V
VL VIN
VH
Figure 6. Adding Hysteresis to the Power-Fail Comparator
REV. C
-5-
ADM705-ADM708-Typical Performance Characteristics
VCC = 5V TA = 25 C
A! VCC
100 90
4.50V
1.3V PFI 1.2V
4.4V
10
RESET
0%
PFO
1V
1V
500msHo
0V
500ns/DIV
TPC 1. RESET Output Voltage vs. Supply Voltage
TPC 4. PFI Comparator Deassertion Response Time
A1 VCC
100 90
4.50V
VCC = VRT TA = 25 C RESET 5V RESET
5V
RESET
10 0%
1V
1V
500msHo
0V 0V
100ns/DIV
TPC 2. ADM707/ADM708 RESET Output Voltage vs. Supply Voltage
TPC 5. RESET, RESET Assertion
VCC = 5V TA = 25 C 1.3V PFI 1.2V
5V RESET
VCC = VRT TA = 25 C 5V RESET
5V PFO
0V
0V
0V
500ns/DIV
100ns/DIV
TPC 3. PFI Comparator Assertion Response Time
TPC 6. RESET, RESET Deassertion
-6-
REV. C
ADM705-ADM708
TA = 25 C 5V VCC 5V 4V
MR GND RESET RESET
ADM705/ ADM706
WDI WDO I/O LINE
P
RESET
Figure 9. RESET from WDO
Monitoring Additional Supply Levels
0V
2 s/DIV
TPC 7. ADM705/ADM707 RESET Response Time
It is possible to use the power-fail comparator to monitor a second supply as shown in Figure 10. The two sensing resistors, R1 and R2, are selected so that the voltage on PFI drops below 1.25 V at the minimum acceptable input supply. The PFO output may be connected to the MR input so that a RESET is generated when the supply drops out of tolerance. In this case, if either supply drops out of tolerance, a RESET will be generated.
VX 5V
APPLICATIONS
VCC RESET R1
RESET
A typical operating circuit is shown in Figure 8. The unregulated dc input supply is monitored using the PFI input via the resistive divider network. Resistors R1 and R2 should be selected so that when the supply voltage drops below the desired level (e.g., 8 V), the voltage on PFI drops below the 1.25 V threshold thereby generating an interrupt to the P. Monitoring the preregulator input gives additional time to execute an orderly shutdown procedure before power is lost.
ADM666
IN UNREGULATED DC VCC R1 RESET WDI RESET I/O LINE VCC GND OUT 5V
ADM705/ ADM706
PFI MR GND PFO
P
R2
Figure 10. Monitoring 5 V and an Additional Supply, VX
Ps with Bidirectional RESET
ADM705/ ADM706
PFI MR WDO GND PFO NMI
In order to prevent contention for microprocessors with a bidirectional reset line, a Current Limiting Resistor should be inserted between the ADM70x RESET output pin and the P reset pin. This will limit the current to a safe level if there are conflicting output reset levels. A suitable resistor value is 4.7 k. If the reset output is required for other uses, it should be buffered as shown in Figure 11.
5V BUFFERED RESET
P
INTERRUPT
VCC
R2
MANUAL RESET
ADM70x
RESET RESET
P
Figure 8. Typical Application Circuit
GND
GND
Microprocessor activity is monitored using the WDI input. This is driven using an output line from the processor. The software routines should toggle this line at least once every 1.6 seconds. If a problem occurs and this line is not toggled, WDO goes low and a nonmaskable interrupt is generated. This interrupt routine may be used to clear the problem. If, in the event of inactivity on the WDI line, a system reset is required, the WDO output should be connected to the MR input as shown in Figure 9.
Figure 11. Bidirectional I-O RESET
REV. C
-7-
ADM705-ADM708
OUTLINE DIMENSIONS 8-Lead Plastic Dual-in-Line Package [PDIP] (N-8)
Dimensions shown in millimeters and (inches)
10.92 (0.4299) 8.84 (0.3480)
8 5
7.11 (0.2799) 6.10 (0.2402)
1
4
PIN 1
2.54 (0.1000) BSC
8.25 (0.3248) 7.62 (0.3000)
5.33 (0.2098) MAX
4.06 (0.1598) 2.93 (0.1154)
1.52 (0.0598) 0.38 (0.0150) ( 3.30 (0.1299) MIN
1.77 (0.0697) 1.15 (0.0453)
4.95 (0.1949) 2.93 (0.1154)
0.38 (0.0150) 0.20 (0.0079)
0.56 (0.0220) 0.36 (0.0142)
SEATING PLANE
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN
8-Lead Small Outline Package [SOIC] (R-8)
Dimensions shown in millimeters and (inches)
5.00 (0.1968) 4.80 (0.1890)
8 5 4
4.00 (0.1574) 3.80 (0.1497) PIN 1
1
6.20 (0.2440) 5.80 (0.2284)
1.27 (0.0500) BSC 0.25 (0.0098) 0.10 (0.0040) COPLANARITY SEATING 0.10 PLANE
1.75 (0.0688) 1.35 (0.0532) 8 0.25 (0.0098) 0 0.19 (0.0075)
0.50 (0.0196) 0.25 (0.0099)
45
0.51 (0.0201) 0.33 (0.0130)
1.27 (0.0500) 0.41 (0.0160)
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN COMPLIANT TO JEDEC STANDARDS MS-012AA
Revision History
Location 8/02--Data Sheet changed from REV. B to REV. C. Page
Removed RM-8 (SOIC) Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Universal Updated N-8 and R-8 Packages . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
-8-
REV. C
PRINTED IN U.S.A.
C00088-0-8/02 (C)


▲Up To Search▲   

 
Price & Availability of ADM705

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X